

Sample &

Buy



SNOSA56I - FEBRUARY 2003-REVISED SEPTEMBER 2015

# LMV727x Single and Dual, 1.8-V Low Power Comparators With Rail-to-Rail Input

Technical

Documents

#### 1 Features

- (V<sub>S</sub> = 1.8 V, T<sub>A</sub> = 25°C, Typical Values Unless Specified).
- Single or Dual Supplies
- Ultra Low Supply Current 9 µA Per Channel
- Low Input Bias Current 10 nA
- Low Input Offset Current 200 pA
- Low Ensured Vos 4 mV
- Propagation Delay 880 ns (20-mV Overdrive)
- Input Common Mode Voltage Range 0.1 V Beyond Rails
- LMV7272 is Available in DSBGA Package

#### 2 Applications

- Wearable Devices
- Mobile Phones and Tablets
- **Battery-Powered Electronics**
- General Purpose Low Voltage Applications

## 3 Description

Tools &

Software

The LMV727x devices are rail-to-rail input low power comparators, characterized at supply voltages 1.8 V, 2.7 V, and 5 V. They consume as little as 9-uA supply current per channel while achieving a 800-ns propagation delay.

Support &

Community

20

The LMV7271 and LMV7275 (single) are available in SC70 and SOT-23 packages. The LMV7272 (dual) is available in the DSBGA package. With these tiny packages, the PCB area can be significantly reduced. They are ideal for low voltage, low power, and spacecritical designs.

The LMV7271 and LMV7272 both feature a push-pull output stage which allows operation with minimum power consumption when driving a load.

The LMV7275 features an open-drain output stage that allows for wired-OR configurations. The opendrain output also offers the advantage of allowing the output to be pulled to any voltage up to 5.5 V, regardless of the supply voltage of the LMV7275, which is useful for level-shifting applications.

The LMV727x devices are built with Texas Instruments' advance submicron silicon-gate BiCMOS process. They all have bipolar inputs for improved noise performance, and CMOS outputs for rail-to-rail output swing.

| Device | Inform | hation <sup>(1)</sup> |
|--------|--------|-----------------------|
|--------|--------|-----------------------|

| PACKAGE    | BODY SIZE (NOM)                   |  |  |  |  |  |
|------------|-----------------------------------|--|--|--|--|--|
| SC70 (5)   | 1.25 mm × 2.00 mm                 |  |  |  |  |  |
| SOT-23 (5) | 1.60 mm × 2.90 mm                 |  |  |  |  |  |
| DSBGA (8)  | 1.50 mm x 1.50 mm                 |  |  |  |  |  |
|            | PACKAGE<br>SC70 (5)<br>SOT-23 (5) |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## Typical Circuit





## **Table of Contents**

| 1 | Feat | ures 1                                |
|---|------|---------------------------------------|
| 2 | App  | lications1                            |
| 3 | Desc | cription 1                            |
| 4 |      | sion History 2                        |
| 5 |      | Configuration and Functions           |
| 6 |      | cifications                           |
|   | 6.1  | Absolute Maximum Ratings 4            |
|   | 6.2  | ESD Ratings 4                         |
|   | 6.3  | Recommended Operating Conditions 4    |
|   | 6.4  | Thermal Information 4                 |
|   | 6.5  | 1.8-V Electrical Characteristics      |
|   | 6.6  | 1.8-V AC Electrical Characteristics 5 |
|   | 6.7  | 2.7-V Electrical Characteristics      |
|   | 6.8  | 2.7-V AC Electrical Characteristics 6 |
|   | 6.9  | 5-V Electrical Characteristics 7      |
|   | 6.10 | 5-V AC Electrical Characteristics     |
|   | 6.11 | Typical Characteristics8              |
| 7 | Deta | iled Description 12                   |
|   | 7.1  | Overview                              |
|   |      |                                       |

|    | 7.2  | Functional Block Diagram          | 12 |
|----|------|-----------------------------------|----|
|    | 7.3  | Feature Description               | 12 |
|    | 7.4  | Device Functional Modes           | 13 |
| 8  | App  | lication and Implementation       | 18 |
|    | 8.1  | Application Information           | 18 |
|    | 8.2  | Typical Applications              | 18 |
| 9  | Pow  | er Supply Recommendations         | 22 |
| 10 | Lay  | out                               | 22 |
|    | 10.1 | Layout Guidelines                 | 22 |
|    | 10.2 | Layout Example                    | 23 |
| 11 | Dev  | ice and Documentation Support     | 24 |
|    | 11.1 | Device Support                    | 24 |
|    | 11.2 | Documentation Support             | 24 |
|    | 11.3 | Related Links                     | 24 |
|    | 11.4 | Community Resources               | 24 |
|    | 11.5 | Trademarks                        | 24 |
|    | 11.6 | Electrostatic Discharge Caution   | 24 |
|    | 11.7 | Glossary                          | 24 |
| 12 | Мес  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 25 |
|    |      |                                   |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI | hanges from Revision H (February 2013) to Revision I                                                                                                                                                                                                                                 | Page |
|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. |      |
| •  | Removed Soldering Information from Absolute Maximum Ratings table                                                                                                                                                                                                                    | 4    |
| CI | hanges from Revision G (February 2013) to Revision H                                                                                                                                                                                                                                 | Page |
| •  | Changed layout of National Data Sheet to TI format                                                                                                                                                                                                                                   | 19   |

2



# 5 Pin Configuration and Functions



See DSBGA Light Sensitivity and DSBGA Mounting in the Layout Guidelines section for mounting precautions.

## **Pin Functions**

|                  | PIN             |       |     |                               |  |
|------------------|-----------------|-------|-----|-------------------------------|--|
| NAME             | SOT-23,<br>SC70 | DSBGA | I/O | DESCRIPTION                   |  |
| +IN              | 1               | —     | I   | Noninverting Input            |  |
| GND              | 2               | —     | Р   | Negative Supply Voltage       |  |
| -IN              | 3               | —     | I   | Invering Input                |  |
| V <sub>OUT</sub> | 4               | —     | 0   | Output                        |  |
| V+               | 5               | A2    | Р   | Positive Supply Voltage       |  |
| OUT A            | —               | A1    | 0   | Output, Channel A             |  |
| -IN A            | _               | B1    | I   | Inverting Input, Channel A    |  |
| +IN A            | _               | C1    | I   | Noninverting Input, Channel A |  |
| V-               | _               | C2    | Р   | Negative Supply Voltage       |  |
| +IN B            | —               | C3    | I   | Noninverting Input, Channel B |  |
| -IN B            | —               | B3    | I   | Inverting Input, Channel B    |  |
| OUT B            | —               | A3    | 0   | Output, Channel B             |  |

Copyright © 2003–2015, Texas Instruments Incorporated

STRUMENTS

XAS

## 6 Specifications

## 6.1 Absolute Maximum Ratings <sup>(1)(2)</sup>

|                                                   | MIN                     | MAX                     | UNIT |
|---------------------------------------------------|-------------------------|-------------------------|------|
| V <sub>IN</sub> Differential                      |                         | ±Supply<br>Voltage      | V    |
| Supply Voltage (V <sup>+</sup> - V <sup>−</sup> ) |                         | 6                       | V    |
| Voltage at Input/Output pins                      | (V <sup>+</sup> ) + 0.1 | (V <sup>-</sup> ) - 0.1 | V    |
| Junction Temperature <sup>(3)</sup>               |                         | 150                     | °C   |
| Storage Temperature, T <sub>stg</sub>             | -65                     | 150                     | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office / Distributors for availability and specifications.

(3) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/R_{\theta JA}$ . All numbers apply for packages soldered directly into a PCB.

## 6.2 ESD Ratings

|                                            |                                                                      |                                                                      | VALUE | UNIT |  |
|--------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-------|------|--|
| SOT-23                                     | , SC70 PACKAGE                                                       |                                                                      |       |      |  |
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)(2)</sup> | ±2000                                                                | N/    |      |  |
|                                            | Electrostatic discharge                                              | Machine Model (MM) <sup>(3)</sup>                                    | ±200  | V    |  |
| DSBGA                                      | PACKAGE                                                              |                                                                      | ·     |      |  |
|                                            |                                                                      | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)(2)</sup> | ±2000 | V    |  |
| V <sub>(ESD)</sub>                         | Electrostatic discharge                                              | Machine Model (MM) <sup>(3)</sup>                                    | ±200  | V    |  |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) Human body model, 1.5 k $\Omega$  in series with 100 pF.

(3) Machine Model,  $0 \Omega$  in series with 200 pF.

## 6.3 Recommended Operating Conditions

|                            | MIN | MAX | UNIT |
|----------------------------|-----|-----|------|
| Supply Voltage             | 1.8 | 5.5 | V    |
| Temperature <sup>(1)</sup> | -40 | 85  | °C   |

(1) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/R_{\theta JA}$ . All numbers apply for packages soldered directly into a PCB.

## 6.4 Thermal Information

|                 |                                                       | LMV7271,     | LMV7275    | LMV7272     |      |
|-----------------|-------------------------------------------------------|--------------|------------|-------------|------|
|                 | THERMAL METRIC <sup>(1)</sup>                         | DBV (SOT-23) | DGK (SC70) | YZR (DSBGA) | UNIT |
|                 |                                                       | 5 PINS       | 5 PINS     | 8 PINS      |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 325          | 265        | 220         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $R_{\theta JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/R_{\theta JA}$ . All numbers apply for packages soldered directly into a PCB.

4



## 6.5 1.8-V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ , V<sup>+</sup> = 1.8 V, V<sup>-</sup> = 0 V.

|                          | PARAMETER                      | CON                                                       | DITION                      | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT        |  |
|--------------------------|--------------------------------|-----------------------------------------------------------|-----------------------------|--------------------|--------------------|--------------------|-------------|--|
| V                        | Input Offect Veltere           |                                                           |                             |                    | 0.3                | 4                  | 4 mV        |  |
| V <sub>OS</sub>          | Input Offset Voltage           | At the temperature extre                                  | mes                         |                    |                    | 6                  | mv          |  |
| TC $V_{OS}$              | Input Offset Temperature Drift | $V_{CM} = 0.9 V^{(3)}$                                    |                             |                    | 20                 |                    | uV/°C       |  |
| I <sub>B</sub>           | Input Bias Current             |                                                           |                             |                    | 10                 |                    | nA          |  |
| I <sub>OS</sub>          | Input Offset Current           |                                                           |                             |                    | 200                |                    | pА          |  |
|                          |                                |                                                           |                             |                    | 9                  | 12                 |             |  |
|                          |                                | LMV7271/LMV7275                                           | At the temperature extremes |                    |                    | 14                 | μA          |  |
| I <sub>S</sub>           | Supply Current                 |                                                           |                             |                    | 18                 | 25                 | 25<br>28 μΑ |  |
|                          |                                | LMV7272                                                   | At the temperature extremes |                    |                    | 28                 |             |  |
| I <sub>SC</sub>          |                                | Sourcing, V <sub>O</sub> = 0.9 V<br>(LMV7271/LMV7272 onl) | y)                          | 3.5                | 6                  |                    | mA          |  |
|                          |                                | Sinking, V <sub>O</sub> = 0.9 V                           |                             | 4                  | 6                  |                    |             |  |
| M                        | Output Voltage High            | I <sub>O</sub> = 0.5 mA                                   |                             | 1.7                | 1.74               |                    | V           |  |
| V <sub>OH</sub>          | (LMV7271/LMV7272 only)         | I <sub>O</sub> = 1.5 mA                                   |                             | 1.47               | 1.63               |                    | v           |  |
|                          | Output Voltage Low             | I <sub>O</sub> = −0.5 mA                                  |                             |                    | 52                 | 100                |             |  |
| V <sub>OL</sub>          |                                | I <sub>O</sub> = −1.5 mA                                  |                             |                    | 166                | 220                | mV          |  |
| V                        | Input Common-Mode Voltage      | CMRR > 45 dB                                              |                             |                    |                    | 1.9                | V           |  |
| V <sub>CM</sub>          | Range                          | CIVIRR > 45 UD                                            |                             | -0.1               |                    |                    | V           |  |
| CMRR                     | Common-Mode Rejection Ratio    | 0 < V <sub>CM</sub> < 1.8 V                               |                             | 46                 | 78                 |                    | dB          |  |
| PSRR                     | Power Supply Rejection Ratio   | V <sup>+</sup> = 1.8 V to 5 V                             |                             | 55                 | 80                 |                    | dB          |  |
| I <sub>LEAKAG</sub><br>E | Output Leakage Current         | V <sub>O</sub> = 1.8 V (LMV7275 or                        | ly)                         |                    | 2                  |                    | pА          |  |

All limits are ensured by testing or statistical analysis. (1)

(2)

Typical values represent the most likely parametric norm. Offset Voltage average drift determined by dividing the change in V<sub>OS</sub> at temperature extremes into the total temperature change. (3)

## 6.6 1.8-V AC Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 1.8$  V,  $V^- = 0$  V,  $V_{CM} = 0.5$  V,  $V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to V<sup>-</sup>.

|                  | PARAMETER                          | CONDITION                                             | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |
|------------------|------------------------------------|-------------------------------------------------------|--------------------|--------------------|--------------------|------|
| t <sub>PHL</sub> | Propagation Delay                  | Input Overdrive = 20 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 880                |                    | ns   |
|                  | (High to Low)                      | Input Overdrive = 50 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 570                |                    | ns   |
| t <sub>PLH</sub> | Propagation Delay<br>(Low to High) | Input Overdrive = 20 mV<br>Load = 50 pF//5 kΩ         |                    | 1100               |                    | ns   |
|                  |                                    | Input Overdrive = 50 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 800                |                    | ns   |

(1) All limits are ensured by testing or statistical analysis.

Typical values represent the most likely parametric norm. (2)

SNOSA56I-FEBRUARY 2003-REVISED SEPTEMBER 2015

www.ti.com

**TRUMENTS** 

XAS

## 6.7 2.7-V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7 V$ ,  $V^- = 0 V$ .

| PARAMETER                            |                                | CONE                                                        | MIN <sup>(1)</sup>          | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |       |
|--------------------------------------|--------------------------------|-------------------------------------------------------------|-----------------------------|--------------------|--------------------|------|-------|
| V <sub>OS</sub> Input Offset Voltage |                                |                                                             |                             | 0.3                | 4                  | mV   |       |
| V <sub>os</sub>                      | input Onset Voltage            | At the temperature extrem                                   | es                          |                    |                    | 6    | mv    |
| TC V <sub>OS</sub>                   | Input Offset Temperature Drift | $V_{CM} = 1.35 V^{(3)}$                                     |                             |                    | 20                 |      | µV/°C |
| I <sub>B</sub>                       | Input Bias Current             |                                                             |                             |                    | 10                 |      | nA    |
| I <sub>OS</sub>                      | Input offset Current           |                                                             |                             |                    | 200                |      | pА    |
|                                      |                                |                                                             |                             |                    | 9                  | 13   |       |
|                                      | Quarte Quart                   | LMV7271/LMV7275                                             | At the temperature extremes |                    |                    | 15   | μA    |
| I <sub>S</sub>                       | Supply Current                 |                                                             |                             |                    | 18                 | 25   |       |
|                                      |                                | LMV7272                                                     | At the temperature extremes |                    |                    | 28   | μA    |
| I <sub>SC</sub>                      | Output Short Circuit Current   | Sourcing, V <sub>O</sub> = 1.35 V<br>(LMV7271/LMV7272 only) |                             | 10                 | 15                 |      | mA    |
| 00                                   |                                | Sinking, V <sub>O</sub> = 1.35 V                            | 10                          | 15                 |                    |      |       |
| V                                    | Output Voltage High            | I <sub>O</sub> = 0.5 mA                                     | 2.63                        | 2.66               |                    | V    |       |
| V <sub>OH</sub>                      | (LMV7271/LMV7272 only)         | I <sub>O</sub> = 2.0 mA                                     | 2.48                        | 2.55               |                    | v    |       |
| N/                                   |                                | I <sub>O</sub> = −0.5 mA                                    |                             | 50                 | 70                 | mV   |       |
| V <sub>OL</sub>                      | Output Voltage Low             | I <sub>O</sub> = −2 mA                                      |                             |                    | 155                | 220  | mv    |
| V                                    | Innut Common Voltogo Dongo     |                                                             |                             |                    |                    | 2.8  | V     |
| V <sub>CM</sub>                      | Input Common Voltage Range     | CMRR > 45 dB                                                | ( > 45 0B                   |                    |                    |      | V     |
| CMRR                                 | Common-Mode Rejection Ratio    | 0 < V <sub>CM</sub> < 2.7 V                                 |                             | 46                 | 78                 |      | dB    |
| PSRR                                 | Power Supply Rejection Ratio   | V <sup>+</sup> = 1.8 V to 5 V                               |                             | 55                 | 80                 |      | dB    |
| ILEAKAGE                             | Output Leakage Current         | $V_0 = 2.7 \text{ V} (LMV7275 \text{ only})$                | /)                          |                    | 2                  |      | pА    |

(1) All limits are ensured by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm.

(3) Offset Voltage average drift determined by dividing the change in V<sub>OS</sub> at temperature extremes into the total temperature change.

## 6.8 2.7-V AC Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 2.7$  V,  $V^- = 0$  V,  $V_{CM} = 0.5$  V,  $V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^-$ .

|                  | PARAMETER         | CONDITION                                             | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |
|------------------|-------------------|-------------------------------------------------------|--------------------|--------------------|--------------------|------|
| t <sub>PHL</sub> | Propagation Delay | Input Overdrive = 20 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 1200               |                    | ns   |
|                  | (High to Low)     | Input Overdrive = 50 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 810                |                    | ns   |
|                  | Propagation Delay | Input Overdrive = 20 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 1300               |                    | ns   |
| t <sub>PLH</sub> | (Low to High)     | Input Overdrive = 50 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 860                |                    | ns   |

(1) All limits are ensured by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm.

6



## 6.9 5-V Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 5$  V,  $V^- = 0$  V.

| PARAMETER                                    |                                | COND                                                       | MIN <sup>(1)</sup>          | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |       |
|----------------------------------------------|--------------------------------|------------------------------------------------------------|-----------------------------|--------------------|--------------------|------|-------|
| V <sub>OS</sub> Input Offset Voltage         |                                |                                                            |                             | 0.3                | 4                  | mV   |       |
|                                              |                                | At the temperature extrem                                  | es                          |                    |                    | 6    | mv    |
| TC V <sub>OS</sub>                           | Input Offset Temperature Drift | $V_{CM} = 2.5 V^{(3)}$                                     |                             |                    | 20                 |      | µV/°C |
| I <sub>B</sub>                               | Input Bias Current             |                                                            |                             |                    | 10                 |      | nA    |
| I <sub>OS</sub>                              | Input Offset Current           |                                                            |                             |                    | 200                |      | pА    |
| I <sub>S</sub> Supply Current                |                                |                                                            |                             |                    | 10                 | 14   |       |
|                                              | Supply Current                 | LMV7271/LMV7275                                            | At the temperature extremes |                    |                    | 16   | μA    |
|                                              |                                |                                                            |                             |                    | 20                 | 27   |       |
|                                              |                                | LMV7272                                                    | At the temperature extremes |                    |                    | 30   | μA    |
| I <sub>SC</sub> Output Short Circuit Current |                                | Sourcing, V <sub>O</sub> = 2.5 V<br>(LMV7271/LMV7272 only) |                             | 18                 | 34                 |      | mA    |
|                                              |                                | Sinking, V <sub>O</sub> = 2.5 V                            | 18                          | 34                 |                    |      |       |
| V                                            | Output Voltage High            | I <sub>O</sub> = 0.5 mA                                    | 4.93                        | 4.96               |                    | V    |       |
| V <sub>OH</sub> (LMV7271/LMV7272 only)       |                                | I <sub>O</sub> = 4.0 mA                                    | 4.675                       | 4.77               |                    | v    |       |
| <i>\</i> /                                   |                                | I <sub>O</sub> = −0.5 mA                                   |                             | 27                 | 70                 | mV   |       |
| V <sub>OL</sub>                              | Output Voltage Low             | I <sub>O</sub> = −4.0 mA                                   |                             |                    | 225                | 315  | mv    |
| V                                            | Input Common Voltage Range     | CMRR > 45 dB                                               |                             |                    |                    | 5.1  | V     |
| V <sub>CM</sub> Input Common Voltage Range   |                                | CIVIRR > 45 UB                                             | -0.1                        |                    |                    | v    |       |
| CMRR                                         | Common-Mode Rejection Ratio    | $0 < V_{CM} < 5.0 V$                                       |                             | 46                 | 78                 |      | dB    |
| PRSS                                         | Power Supply Rejection Ratio   | $V^{+} = 1.8 V$ to 5 V                                     |                             | 55                 | 80                 |      | dB    |
| I <sub>LEAKAGE</sub>                         | Output Leakage Current         | $V_0 = 5 V (LMV7275 \text{ only})$                         |                             |                    | 2                  |      | pА    |

(1) All limits are ensured by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm.

(3) Offset Voltage average drift determined by dividing the change in V<sub>OS</sub> at temperature extremes into the total temperature change.

## 6.10 5-V AC Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_J = 25^{\circ}C$ ,  $V^+ = 5.0$  V,  $V^- = 0$  V,  $V_{CM} = 0.5$  V,  $V_O = V^+/2$  and  $R_L > 1$  M $\Omega$  to  $V^-$ .

|                  | PARAMETER         | CONDITION                                             | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT |
|------------------|-------------------|-------------------------------------------------------|--------------------|--------------------|--------------------|------|
| t <sub>PHL</sub> | Propagation Delay | Input Overdrive = 20 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 2100               |                    | ns   |
|                  | (High to Low)     | Input Overdrive = 50 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 1380               |                    | ns   |
|                  | Propagation Delay | Input Overdrive = 20 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 1800               |                    | ns   |
| t <sub>PLH</sub> | (Lange to think)  | Input Overdrive = 50 mV<br>Load = 50 pF//5 k $\Omega$ |                    | 1100               |                    | ns   |

(1) All limits are ensured by testing or statistical analysis.

(2) Typical values represent the most likely parametric norm.



## LMV7271, LMV7272, LMV7275

SNOSA56I-FEBRUARY 2003-REVISED SEPTEMBER 2015

www.ti.com

## 6.11 Typical Characteristics

 $T_A = 25^{\circ}C$ , Unless otherwise specified.



8

Copyright © 2003–2015, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

 $T_A = 25^{\circ}C$ , Unless otherwise specified.



## LMV7271, LMV7272, LMV7275

SNOSA56I-FEBRUARY 2003-REVISED SEPTEMBER 2015

Texas Instruments

www.ti.com

## **Typical Characteristics (continued)**

 $T_A = 25^{\circ}C$ , Unless otherwise specified.





## **Typical Characteristics (continued)**

 $T_A = 25^{\circ}C$ , Unless otherwise specified.



## 7 Detailed Description

LMV7271, LMV7272, LMV7275

SNOSA56I-FEBRUARY 2003-REVISED SEPTEMBER 2015

## 7.1 Overview

A comparator is often used to convert an analog signal to a digital signal. As shown in Figure 24, the comparator compares an input voltage ( $V_{IN}$ ) to a reference voltage ( $V_{REF}$ ). If  $V_{IN}$  is less than  $V_{REF}$ , the output ( $V_O$ ) is low. However, if  $V_{IN}$  is greater than  $V_{REF}$ , the output voltage ( $V_O$ ) is high.



Figure 24. LMV7271 Basic Comparator

## 7.2 Functional Block Diagram



## 7.3 Feature Description

## 7.3.1 Rail-to-Rail Input Stage

The LMV727X has an input common mode voltage range ( $V_{CM}$ ) of -0.1V below the V<sup>-</sup> to 0.1 V above V<sup>+</sup>. This is achieved by using paralleled PNP and NPN differential input pairs. When the V<sub>CM</sub> is near V<sup>+</sup>, the NPN pair is on and the PNP pair is off. When the V<sub>CM</sub> is near V<sup>-</sup>, the NPN pair is off and the PNP pair is on. The crossover point between the NPN and PNP input stages is around 950mV from V<sup>+</sup>. Because each input stage has its own offset voltage (V<sub>OS</sub>), the V<sub>OS</sub> of the comparator becomes a function of the V<sub>CM</sub>. See curves for V<sub>OS</sub> vs. V<sub>CM</sub> in the *Typical Characteristics* section. In application design, it is recommended to keep the V<sub>CM</sub> away from the crossover point to avoid problems. The wide input voltage range makes LMV727X ideal in power supply monitoring circuits, where the comparators are used to sense signals close to ground and power supplies.



## Feature Description (continued)

## 7.3.2 Output Stage, LMV7271 and LMV7272





The LMV7271 and LMV7272 have a push-pull output stage. This output stage keeps the total system power consumption to the absolute minimum by eliminating the need for a pullup resistor. The only current consumed is the low supply current and the current going directly into the load.

When the output switches, both PMOS and NMOS at the output stage are on at the same time for a very short time. This allows current to flow directly between V<sup>+</sup> and V<sup>-</sup> through output transistors. The result is a short spike of current (called *shoot-through* current) drawn from the supply and glitches in the supply voltages. The glitches can spread to other parts of the board as noise. To prevent the glitches in supply lines, power supply bypass capacitors must be installed. See *Circuit Techniques for Avoiding Oscillations in Comparator Applications* for supply bypassing for details.

### 7.3.3 Output Stage, LMV7275



Figure 26. LMV7275 Open-Drain Output

The LMV7275 has an open-drain output that requires a pullup resistor to a positive supply voltage for the output to operate properly. The internal circuitry is identical to the LMV7271 except that the upper P-channel output device is absent. When the internal output transistor is off, the output voltage will be pulled up to the external positive voltage by the external pullup resistor. This allows the output to be OR'ed with other open-drain outputs on the same bus. The output pullup resistor may be connected to any voltage level between V- and V+ for level shifting applications.

## 7.4 Device Functional Modes

## 7.4.1 Capacitive and Resistive Loads

The propagation delay is not affected by capacitive loads at the output of the LMV7271 or LMV7272. However, resistive loads slightly effect the propagation delay on the falling edge depending on the load resistance value.

The propagation delay on the rising edge of the LMV7275 depends on the load resistance and capacitance values.

Copyright © 2003-2015, Texas Instruments Incorporated

Vn LOW

VIN 1

## **Device Functional Modes (continued)**

## 7.4.2 Noise

Most comparators have rather low gain. This allows the output to alternate between high and low when the input signal changes slowly. The result is the output may oscillate between high and low when the differential input is near zero and triggers on noise. The high gain of this comparator eliminates this problem. Less than 1 µV of change on the input will drive the output from one rail to the other rail. If the input signal is noisy, the output cannot ignore the noise unless some hysteresis is provided by positive feedback. (See Hysteresis.)

## 7.4.3 Hysteresis

It is a standard procedure to use hysteresis (positive feedback) around a comparator to prevent oscillation due to the comparator triggering its own noise on slowly ramping signals. The following sections will describe various ways to apply hysteresis.

## 7.4.3.1 Noninverting Comparator With Hysteresis

 $R_2$ Figure 27. Noninverting Comparator With Hysteresis

A noninverting comparator with hysteresis requires a two resistor network, and a voltage reference (V<sub>REF</sub>) at the inverting input. When VIN is low, the output is also low. For the output to switch from low to high, VIN must rise up to  $V_{IN1}$  where  $V_{IN1}$  is calculated by:

$$\Delta V_{\rm IN1} = \frac{V_{\rm REF}(R_1 + R_2)}{R_2} \tag{1}$$

As soon as  $V_O$  switches to  $V_{CC}$ ,  $V_A$  steps to a value greater than  $V_{REF}$  which is given by:

$$V_{A} = V_{IN} + \frac{(V_{CC} - V_{IN1})R_{1}}{R_{1} + R_{2}}$$
(2)

To make the comparator switch back to its low state, V<sub>IN</sub> must equal V<sub>REF</sub> before V<sub>A</sub> will again equal V<sub>REF</sub>. V<sub>IN2</sub> can be calculated by:

$$V_{\rm IN2} = \frac{V_{\rm REF}(R_1 + R_2) - V_{\rm CC} R_1}{R_2}$$
(3)

The hysteresis of this circuit is the difference between  $V_{IN1}$  and  $V_{IN2}$ .

Vn HIGH ⊢ V<sub>CC</sub>

ł

P

VREE

 $\Delta V_{IN} = V_{CC}R_1 / R_2$ 

14



ViN

VREF



(4)

Copyright © 2003–2015, Texas Instruments Incorporated



### LMV7271, LMV7272, LMV7275 SNOSA56I – FEBRUARY 2003–REVISED SEPTEMBER 2015

#### www.ti.com

### **Device Functional Modes (continued)**

### 7.4.3.2 Inverting Comparator With Hysteresis



Figure 29. Inverting Comparator With Hysteresis

The inverting comparator with hysteresis requires a three resistor network that is referenced to the supply voltage  $V_{CC}$  of the comparator (Figure 29). When  $V_{IN}$  at the inverting input is less than  $V_A$ , the voltage at the noninverting node of the comparator ( $V_{IN} < V_A$ ), the output voltage is high (for simplicity assume  $V_O$  switches as high as  $V_{CC}$ ). The three network resistors can be represented as  $R_1 || R_3$  in series with  $R_2$ . The lower input trip voltage  $V_{A1}$  is defined as

$$V_{A1} = \frac{V_{CC} R_2}{(R_1 || R_3) + R_2}$$
(5)

When  $V_{IN}$  is greater than  $V_A$  ( $V_{IN} > V_A$ ), the output voltage is low and very close to ground. In this case the three network resistors can be presented as  $R_2//R_3$  in series with  $R_1$ . The upper trip voltage  $V_{A2}$  is defined as

$$V_{A2} = \frac{V_{CC} (R_2 || R_3)}{R_1 + (R_2 || R_3)}$$
(6)

The total hysteresis provided by the network is defined as

$$\Delta V_A = V_{A1} - V_{A2}$$

(7)

A good typical value of  $\Delta V_A$  would be in the range of 5 to 50 mV. This is easily obtained by choosing R<sub>3</sub> as 1000 to 100 times (R<sub>1</sub>||R<sub>2</sub>) for 5-V operation, or as 300 to 30 times (R<sub>1</sub>||R<sub>2</sub>) for 1.8-V operation.

Copyright © 2003–2015, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

## **Device Functional Modes (continued)**

## 7.4.4 Zero Crossing Detector



Figure 30. Simple Zero Crossing Detector

In a zero crossing detector circuit, the inverting input is connected to ground and the noninverting input is connected to a 100 mV<sub>PP</sub> AC signal. As the signal at the noninverting input crosses 0 V, the output of the comparator changes state.

## 7.4.4.1 Zero Crossing Detector With Hysteresis



Figure 31. Zero Crossing Detector With Hysteresis

To improve switching times and centering the input threshold to ground a small amount of positive feedback is added to the circuit. Voltage divider  $R_4$  and  $R_5$  establishes a reference voltage,  $V_1$ , at the positive input. By making the series resistance,  $R_1$  plus  $R_2$  equal to  $R_5$ , the switching condition,  $V_1 = V_2$ , will be satisfied when  $V_{IN} = 0$ .

The positive feedback resistor,  $R_6$ , is made very large with respect to  $R_5 \parallel R_6 = 2000 R_5$ ). The resultant hysteresis established by this network is very small ( $\Delta V_1 < 10 \text{ mV}$ ) but it is sufficient to insure rapid output voltage transitions.

Diode  $D_1$  is used to insure that the inverting input terminal of the comparator never goes below approximately -100 mV. As the input terminal goes negative,  $D_1$  will forward bias, clamping the node between  $R_1$  and  $R_2$  to approximately -700 mV. This sets up a voltage divider with  $R_2$  and  $R_3$  preventing  $V_2$  from going below ground. The maximum negative input overdrive is limited by the current handling ability of  $D_1$ .

## 7.4.5 Threshold Detector



Figure 32. Threshold Detector



## **Device Functional Modes (continued)**

Instead of tying the inverting input to 0 V, the inverting input can be tied to a reference voltage. As the input on the noninverting input passes the  $V_{REF}$  threshold, the output of the comparator changes state. It is important to use a stable reference voltage to ensure a consistent switching point.

## 7.4.6 Universal Logic Level Shifter (LMV7275 only)



Figure 33. Logic Level Shifter

The output of LMV7275 is an unconnected drain of an NMOS device, which can be pulled up, through a resistor, to any desired output level within the permitted power supply range. Hence, the following simple circuit works as a universal logic level shifter, pulling up the signal to the desired level.

For example,  $V_A$  could be the 5-V analog supply voltage, where  $V_B$  could be the 3.3-V supply of the processor. The output will now be compatable with the 3.3-V logic.

## 7.4.7 OR'ING the Output (LMV7275 only)



Figure 34. OR'ing the Outputs

Because the LMV7275 output is an unconnected NMOS drain, many open-drain outputs can be tied together, pulled up to V<sup>+</sup> by a common resistor to provide an output OR'ing function. If any of the comparator outputs goes low, the output V<sub>O</sub> goes low.

Copyright © 2003–2015, Texas Instruments Incorporated



## 8 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

The LMV727x devices are single-supply comparators with 880 ns of propagation delay and only 12  $\mu$ A of supply current.

## 8.2 Typical Applications

## 8.2.1 Square Wave Oscillator



Figure 35. Square Wave Oscillator Application

## 8.2.1.1 Design Requirements

A typical application for a comparator is as a square wave oscillator. Figure 35 generates a square wave whose period is set by the RC time constant of the capacitor  $C_1$  and resistor  $R_4$ . The maximum frequency is limited by the large signal propagation delay of the comparator, and by the capacitive loading at the output, which limits the output slew rate.

## 8.2.1.2 Detailed Design Procedure

To analyze the circuit, consider it when the output is high. That implies that the inverted input  $(V_c)$  is lower than the noninverting input  $(V_A)$ .







(8)

(9)

#### www.ti.com

### **Typical Applications (continued)**

This causes the  $C_1$  to get charged through  $R_{4,}$  and the voltage  $V_C$  increases till it is equal to the noninverting input. The value of  $V_A$  at this point is

$$V_{A1} = \frac{V_{CC}.R_2}{R_2 + R_1 ||R_3}$$

If  $R_1 = R_2 = R_3$ , then  $V_{A1} = 2V_{CC}/3$ 

At this point the comparator switches pulling down the output to the negative rail. The value of V<sub>A</sub> at this point is

$$V_{A2} = \frac{V_{CC} (R_2 || R_3)}{R_1 + (R_2 || R_3)}$$

If  $R_1 = R_2 = R_3$ , then  $V_{A2} = V_{CC}/3$ 

The capacitor  $C_1$  now discharges through  $R_4$ , and the voltage  $V_C$  decreases till it is equal to  $V_{A2}$ , at which point the comparator switches again, bringing it back to the initial stage. The time period is equal to twice the time it takes to discharge  $C_1$  from  $2V_{CC}/3$  to  $V_{CC}/3$ , which is given by  $R_4C_1$ .In2. Hence the formula for the frequency is:

 $F = 1/(2 \cdot R_4 \cdot C_1 \cdot \ln 2)$ 

## 8.2.1.3 Application Curve

Figure Figure 37 shows the simulated results of an oscillator using the following values:

- 1.  $R_1 = R_2 = R_3 = R_4 = 100 \text{ k}\Omega$
- 2.  $C_1 = 750 \text{ pF}, C_1 = 20 \text{ pF}$
- 3. V+ = 5 V, V- = GND
- 4. C<sub>STRAY</sub> (not shown) from Va to GND = 10 pF



Figure 37. Square Wave Oscillator Output Waveforms

## **Typical Applications (continued)**

## 8.2.2 Positive Peak Detector



Figure 38. Positive Peak Detector

The positive peak detect circuit is basically a comparator operated in a unity gain follower configuration, with a capacitor as a load to store the highest voltage. A diode is added at the output to prevent the capacitor from discharging through the pullup resistor. When the input  $V_{\rm IN}$  increases, the inverting input of the comparator follows it, thus charging the capacitor. When the input voltage decreases, the cap discharges through the 1-M $\Omega$  resistor.

The decay time can be modified by changing R2. The output should be accessed through a high-impedance input follower circuit to prevent loading. Upper output swing headroom is determined by the forward voltage of the diode ( $V_{MAX} = V_{CC} - V_F$ ). A Shottky signal diode can be used to reduce the required headroom to around 300 mV.

This circuit can use any of the LMV727x devices, but R1 is not required for the LMV7271 or LMV7272.

## 8.2.3 Negative Peak Detector



Figure 39. Negative Peak Detector (LMV7275 Only)

The Negative Peak Detector circuit will store the peak negative voltage below ground (0 V to  $-V_{CC}$ ). For the negative detector, the LMV7275 must be used because the output transistor acts as a low-impedance current sink. Because there is no pullup resistor, the only discharge path will be the 1-M $\Omega$  resistor and any load impedance used. Decay time is changed by varying the 1-M $\Omega$  resistor.

### NOTE

The negative peak detector does require a negative supply voltage! +<sub>VCC</sub> can be grounded to save dynamic range because the output does not swing above ground



## **Typical Applications (continued)**

## 8.2.4 Window Detector



Figure 40. Window Detector

A window detector monitors the input signal to determine if it falls between two voltage levels. Both outputs are true (high) when  $V_{REF1} < V_{IN} < V_{REF2}$ 



Figure 41. Window Detector Output Signal

The comparator outputs A and B are high only when  $V_{REF1} < V_{IN} < V_{REF2}$ , or *within the window*, where these are defined as:

$$V_{\text{REF1}} = R_3 / R_1 + R_2 + R_3) \times V +$$
(10)

$$V_{REF2} = R_2 + R_3 / R_1 + R_2 + R_3 \times V +$$
(11)

To determine if the input signal falls outside of the two voltage levels, both inputs on each comparators can be reversed to invert the logic.

The LMV7275 with an open-drain output should be used if the outputs are to be tied together for a common logic output.

Other names for window detectors are: threshold detector, level detector, and amplitude trigger or detector.

## TEXAS INSTRUMENTS

## 9 Power Supply Recommendations

To minimize supply noise, power supplies should be decoupled by a  $0.01-\mu$ F ceramic capacitor in parallel with a  $10-\mu$ F capacitor.

Due to the nanosecond edges on the output transition, peak supply currents will be drawn during the time the output is transitioning. Peak current depends on the capacitive loading on the output. The output transition can cause transients on poorly bypassed power supplies. These transients can cause a poorly bypassed power supply to *ring* due to trace inductance and low self-resonance frequency of high ESR bypass capacitors.

Treat the LMV727x as a high-speed device. Keep the ground paths short and place small (low-ESR ceramic) bypass capacitors directly between the V+ and V– pins.

Output capacitive loading and output toggle rate will cause the average supply current to rise over the quiescent current.

## 10 Layout

## **10.1 Layout Guidelines**

## **10.1.1** Circuit Techniques for Avoiding Oscillations in Comparator Applications

Feedback to almost any pin of a comparator can result in oscillation. In addition, when the input signal is a slow voltage ramp or sine wave, the comparator may also burst into oscillation near the crossing point. To avoid oscillation or instability, PCB layout should be engineered thoughtfully. Several precautions are recommended:

- 1. Power supply bypassing is critical, and will improve stability and transient response. Resistance and inductance from power supply wires and board traces increase power supply line impedance. When supply current changes, the power supply line will move due to its impedance. Large enough supply line shift will cause the comparator to mis-operate. To avoid problems, a small bypass capacitor, such as 0.1-μF ceramic, should be placed immediately adjacent to the supply pins. An additional 6.8 μF or greater tantalum capacitor should be placed at the point where the power supply for the comparator is introduced onto the board. These capacitors act as an energy reservoir and keep the supply impedance low. In a dual-supply application, a 0.1-μF capacitor is recommended to be placed across V<sup>+</sup> and V<sup>-</sup> pins.
- 2. Keep all leads short to reduce stray capacitance and lead inductance. It will also minimize any unwanted coupling from any high-level signals (such as the output). The comparators can easily oscillate if the output lead is inadvertently allowed to capacitively couple to the inputs through stray capacitance. This shows up only during the output voltage transition intervals as the comparator changes states. Try to avoid a long loop which could act as an inductor (coil).
- 3. It is a good practice to use an unbroken ground plane on a printed-circuit-board to provide all components with a low inductive ground connection. Make sure ground paths are low-impedance where heavier currents are flowing to avoid ground level shift. Preferably there should be a ground plane under the component.
- 4. The output trace should be routed away from inputs. The ground plane should extend between the output and inputs to act as a guard. This can be achieved by running a topside ground plane between the output and inputs. A typical PCB layout is shown in Figure 43.
- 5. When the signal source is applied through a resistive network to one input of the comparator, it is usually advantageous to connect the other input with a resistor with the same value, for both DC and AC consideration. Input traces should be laid out symmetrically if possible.
- 6. All pins of any unused comparators should be tied to the negative supply.

## 10.1.2 DSBGA Light Sensitivity

Exposing the DSBGA device to direct sunlight will cause mis-operation of the device. Light sources such as Halogen lamps can also affect electrical performance if brought near to the device. The wavelengths, which have the most detrimental effect, are reds and infrareds. Be aware of internal light sources, such as keyboard or display backlights, that may pass through a PCB. A copper plane should be placed on a lower layer under the DSBGA to block light. Be careful using vias under the device, as they may pass light.



## Layout Guidelines (continued)

## 10.1.3 DSBGA Mounting

The DSBGA package requires specific mounting techniques, which are detailed in Application Note AN-1112 (SNVA009).

## 10.1.4 LMV7272 DSBGA to DIP Conversion Board

To facilitate characterization and testing, a DSBGA to DIP conversion board, LMV7272TLCONV, is available. It is a 2-layer board, with the LMV7272 mounted on the bottom layer, and a capacitor (C1, between the positive and negative supplies) added to the top layer.



Figure 42. LMV7272TLCONV Diagram

## 10.2 Layout Example



Figure 43. Typical PCB Layout

## **11** Device and Documentation Support

## **11.1 Device Support**

## 11.1.1 Development Support

For developmental support, see the following:

- LMV7271 PSPICE Model (can also be used for LMV7272), SNOM052
- LMV7275 PSPICE Model, SNOM555
- TINA-TI SPICE-Based Analog Simulation Program, http://www.ti.com/tool/tina-ti
- DIP Adapter Evaluation Module, http://www.ti.com/tool/dip-adapter-evm
- TI Universal Operational Amplifier Evaluation Module, http://www.ti.com/tool/opampevm

## **11.2 Documentation Support**

## 11.2.1 Related Documentation

For related documentation, see the following:

- AN-74 A Quad of Independently Functioning Comparators, SNOA654
- AN-1112 Micro SMD Wafer Level Chip Scale Package, SNVA009

## 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

| PARTS   | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL<br>DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|--------------|------------------------|---------------------|---------------------|
| LMV7271 | Click here     | Click here   | Click here             | Click here          | Click here          |
| LMV7272 | Click here     | Click here   | Click here             | Click here          | Click here          |
| LMV7275 | Click here     | Click here   | Click here             | Click here          | Click here          |

### Table 1. Related Links

## 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 11.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## **11.6 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

www.ti.com



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



6-Feb-2020

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMV7271MF        | ACTIVE | SOT-23       | DBV     | 5    | 1000    | TBD                        | Call TI          | Call TI            | -40 to 85    | C25A           | Samples |
| LMV7271MF/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | C25A           | Samples |
| LMV7271MFX/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | C25A           | Samples |
| LMV7271MG        | ACTIVE | SC70         | DCK     | 5    | 1000    | TBD                        | Call TI          | Call TI            | -40 to 85    | C34            | Samples |
| LMV7271MG/NOPB   | ACTIVE | SC70         | DCK     | 5    | 1000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | C34            | Samples |
| LMV7271MGX/NOPB  | ACTIVE | SC70         | DCK     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | C34            | Samples |
| LMV7272TL/NOPB   | ACTIVE | DSBGA        | YZR     | 8    | 250     | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | C<br>01        | Samples |
| LMV7272TLX/NOPB  | ACTIVE | DSBGA        | YZR     | 8    | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | C<br>01        | Samples |
| LMV7275MF        | ACTIVE | SOT-23       | DBV     | 5    | 1000    | TBD                        | Call TI          | Call TI            | -40 to 85    | C26A           | Samples |
| LMV7275MF/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | C26A           | Samples |
| LMV7275MFX/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | C26A           | Samples |
| LMV7275MG        | ACTIVE | SC70         | DCK     | 5    | 1000    | TBD                        | Call TI          | Call TI            | -40 to 85    | C35            | Samples |
| LMV7275MG/NOPB   | ACTIVE | SC70         | DCK     | 5    | 1000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | C35            | Samples |
| LMV7275MGX/NOPB  | ACTIVE | SC70         | DCK     | 5    | 3000    | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 85    | C35            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



6-Feb-2020

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMV7275 :

Automotive: LMV7275-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device          | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV7271MF       | SOT-23          | DBV                | 5    | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7271MF/NOPB  | SOT-23          | DBV                | 5    | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7271MFX/NOPB | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7271MG       | SC70            | DCK                | 5    | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7271MG/NOPB  | SC70            | DCK                | 5    | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7271MGX/NOPB | SC70            | DCK                | 5    | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7272TL/NOPB  | DSBGA           | YZR                | 8    | 250  | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.76       | 4.0        | 8.0       | Q1               |
| LMV7272TLX/NOPB | DSBGA           | YZR                | 8    | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.76       | 4.0        | 8.0       | Q1               |
| LMV7275MF       | SOT-23          | DBV                | 5    | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7275MF/NOPB  | SOT-23          | DBV                | 5    | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7275MFX/NOPB | SOT-23          | DBV                | 5    | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7275MG       | SC70            | DCK                | 5    | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7275MG/NOPB  | SC70            | DCK                | 5    | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7275MGX/NOPB | SC70            | DCK                | 5    | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

25-Sep-2019



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| LMV7271MF                   | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7271MF/NOPB              | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7271MFX/NOPB             | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7271MG                   | SC70         | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7271MG/NOPB              | SC70         | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7271MGX/NOPB             | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7272TL/NOPB              | DSBGA        | YZR             | 8    | 250  | 210.0       | 185.0      | 35.0        |
| LMV7272TLX/NOPB             | DSBGA        | YZR             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7275MF                   | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7275MF/NOPB              | SOT-23       | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7275MFX/NOPB             | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7275MG                   | SC70         | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7275MG/NOPB              | SC70         | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7275MGX/NOPB             | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |

DCK (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AA.



# LAND PATTERN DATA



NOTES:

- A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# YZR0008



B. This drawing is subject to change without notice.



# **DBV0005A**



# **PACKAGE OUTLINE**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Refernce JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.



# DBV0005A

# **EXAMPLE BOARD LAYOUT**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DBV0005A

# **EXAMPLE STENCIL DESIGN**

## SOT-23 - 1.45 mm max height

SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated